# INVITED PAPER Special Section on Fabrication of Superconductor Devices; Key Technology in Superconductor Electronics **Fabrication Process for Superconducting Digital Circuits**

**SUMMARY** This review provides a current overview of the fabrication processes for superconducting digital circuits at CRAVITY (clean room for analog and digital superconductivity) at the National Institute of Advanced Industrial Science and Technology (AIST), Japan. CRAVITY routinely fabricates superconducting digital circuits using three types of fabrication processes and supplies several thousand chips to its collaborators each year. Researchers at CRAVITY have focused on improving the controllability and uniformity of device parameters and the reliability, which means reducing defects. These three aspects are important for the correct operation of large-scale digital circuits. The current technologies used at CRAVITY permit  $\pm 10\%$  controllability over the critical current density ( $J_c$ ) of Josephson junctions (JJs) with respect to the design values, while the critical current ( $I_c$ ) uniformity is within  $1\sigma = 2\%$  for JJs with areas exceeding 1.0  $\mu$ m<sup>2</sup> and the defect density is on the order of one defect for every 100,000 JJs.

*key words: superconducting integrated circuits, Josephson junction, fabrication process, controllability, uniformity, defect density*

#### **1. Introduction**

The National Institute of Advanced Industrial Science and Technology (AIST) is equipped with a clean room for fabricating devices based on metal superconductors, particularly Nb, which is named CRAV[ITY](#page-4-0) (clean room for analog and digital superconductivity) $[1]$ . We are developing and fabricating various types of superconductin[g dev](#page-4-1)[ices](#page-4-2) at CRAVITY, such as [supe](#page-4-3)[rcon](#page-4-4)ducting detectors[2], [3], detector readout circuits[4], [5], SQ[UID](#page-4-5) (superconducting quantum inte[rfere](#page-4-6)nce device sensors)[\[6\],](#page-4-7) [quan](#page-5-0)tum annealing machines  $[7]$ , and digital circuits  $[8]$ – $[16]$ . The fabricated devices are supplied to CRAVITY's collaborators both in Japan and abroad. Among our fabricated devices, digital circuits have the longest history and the highest level of integration.

Integrated digital circuits are composed of numerous circuit elements and the parameters of each element must be controlled within certain operating margins. If the value of only one parameter for one element exceeds its tolerance, it can result in fatal error for the circuit. In our experience, important aspects of the digital circuit fabrication process include controllability for achieving the required device parameters, intra- and interchip parameter uniformity, and reliability in terms of minimizing the number of defects to the greatest extent possible.

**Mutsuo HIDAKA**†a) *and* **Shuichi NAGASAWA**†**,** *Members*

In this paper, we focus on the digital circuit fabrication process employed at CRAVITY and our current status with respect to controllability, uniformity, and reliability.

### **2. Digital Circuit Fabrication Process**

We routinely fabricate supe[rcond](#page-5-1)ucting digital devices using three types of processes  $[17]$ . Figure 1 depicts the device structures fabricated using each type of process. A device structure obtai[ned f](#page-5-2)rom the most traditional process, referred to as  $STP2$  [18], is shown in Fig. 1 (a). This structure contains four Nb superconducting [layers](#page-5-3), including a Nb/Al-AlO<sub>x</sub>/Nb Josephson junction (JJ)[19], and one Mo resistor layer on a surface-oxidized 3-inch Si wafer. inter-



**Fig. 1** Schematic device structures fabricated at CRAVITY using three digital circuit fabrication processes: [\(a\) S](#page-5-1)TP2, (b) HSTP, and (c) ADP2. Reprinted with permission from Ref. [17]. © 2017 CSSJ.

Manuscript received October 12, 2020. Manuscript revised January 15, 2021.

Manuscript publicized March 3, 2021.

<sup>†</sup>The authors are with AIST, Tsukuba-shi, 305–8568 Japan.

a) E-mail: m-hidaka@aist.go.jp

DOI: 10.1587/transele.2020SUI0002

layer dielectric is composed of  $SiO<sub>2</sub>$ . The critical current density  $(J_c)$  of the JJ is set to 2.5 kA/cm<sup>2</sup> and the sheet resistance  $(R_{\Box})$  is 1.2  $\Omega$ . The minimum JJ dimensions and line width are  $2 \mu m \times 2 \mu m$  and 1.5  $\mu m$ , respectively.

Figu[re 1 \(](#page-5-4)b) presents a device structure fabricated using HSTP [20], which is an advanced version of STP2. The layer structure is the same as in STP2, but  $J_c$ ,  $R_{\Box}$ , and the minimum JJ dimensions and line width are  $10 \text{ kA/cm}^2$ , 2.4  $\Omega$ , 1  $\mu$ m × 1  $\mu$ m, and 1.0  $\mu$ m, respectively. These parameter values are set to realize higher operation speed. Another difference is that the JJs are positioned on contact holes between the resistor layer and JJ in HSTP, whereas they are placed on the resistor layer in STP2. This placement was adopted to reduce the influence of stress rela[xation](#page-5-5) of the Nb film by generating steps beneath the JJ area [21].

The most complicated process employed at CRAVITY is ADP[2, wh](#page-5-6)ich affords the device structure shown in Fig. 1 (c) [22]. ADP2 devices have nine Nb layers. In ADP2, the Nb layers from the bottom to the seventh layer ar[e pla](#page-5-7)narized using our unique caldera planarization method [23]. The upper two layers, including the JJ layer, are not planarized and these devices have the same structure as HSTP devices except for the absence of a top layer.  $J_c$ ,  $R_{\Box}$ , and the minimum sizes are identical to those in HSTP.

CRAVITY supplies several thousand digital chips fabricated using these three processes to its collaborators each year.

## **3. Process Flow and Evaluation**

Figure 2 presents a general process flow diagram for the superconducting integrated circ[uits](#page-5-6) with the fabrication machines used in each process  $[22]$ . Essentially, the process comprises repeated cycles of film deposition, patterning, etching, washing (photoresist removal), and inspection. We use DC magnetron sputtering for metal deposition and plasma-enhanced chemical vapor deposition (PECVD) for  $SiO<sub>2</sub>$  deposition. An i-line stepper is used for the patterning, the performance of which limits the minimum JJ size and line width. Etching is conducted by reactive-ion etching (RIE) using fluorine-based gases such as  $SF_6$  and CHF3. Cleaning to remove the photoresist following RIE is



Fig. 2 Fabrication process flow diagram and equipment.

rather important for improving the process reliability. An automatic washing machine involving high-pressure jet injection of 1-methyl-2-pyrrolidone (the photoresist removal solvent), a brush pen, and ultrasonic water is used in the cleaning process. After fabricating the Nb layers at the bottom to the seventh layer in the ADP2 process, Nb patterns are planarized by the caldera planarization method. A chemical mechanical polishing (CMP) machine and a post-CMP cleaning machine are used in the planarization.

Every fabricated wafer includes several pro[cess e](#page-5-6)valuation chips containing various inspection circuits[22]. The room-temperature resistance values of these inspection circuits are measured using an automatic prober system after the formation of each metal layer. The maximum number of probing points is 316 per chip and we can measure nine chips per wafer. Thus, the total number of measurement sites is 2,844 per wafer. The inspection items include defect evaluation such as intra- and interlayer short circuits, JJ resistance, and wiring shrinkage. The evaluation chips also contain circuits for measurements at 4 K, including the critical current  $(I_c)$  of the JJ and the resistance  $(R)$ , inductance  $(L)$ , and  $I_c$  of the superconducting contacts.

#### **4. Controllability of Circuit Parameters**

Important circuit parameters in superconducting di[gital](#page-5-8) circuits such as single-flux-quantum (SFQ) circuits  $[24]$  include *I*c, *R*, and *L*. These parameters are determined by  $J_c$ , JJ area (*A*),  $R_{\Box}$ , sheet inductance ( $L_{\Box}$ ), and line width.  $I_c$  is the product of  $J_c$  and  $A$ .  $R$  (resp.  $L$ ) is the product of  $R_{\Box}$  (resp.  $L_{\Box}$ ) and the ratio of line length to width. The line length is determined by the design. The operating margin of SFQ circuits depends on the type of circuit and/or the operating frequency. We assu[me th](#page-5-9)at an operating margin of  $\pm 20\%$  should be maintained [25]. Shifts in the fabricated parameters from their design values cause the operating margins to become even narrower. Our target  $J_c$  and  $R_{\Box}$  values are within  $\pm 10\%$  of the design values.

The most difficult parameter to control in the process is  $J_c$ , because it is exponentially dependent on the  $AIO_x$  tunnel barrier thickness.  $AIO<sub>x</sub>$  is formed by the thermal oxidation of Al, which is deposited on the Nb base electrode, and the thickness is 10 nm in our process. We use  $Ar/O<sub>2</sub>$  (99:1) gas for the oxidat[ion to](#page-5-10) improve the controllability of the  $O_2$  partial pressure  $[26]$ .  $J_c$  is determined by controlling the product of the  $O_2$  partial pressure and oxidation time while maintaining the wafer stage temperature at 20◦C by flowing temperature-controlled water. As the controllability of  $J_c$  is highly sensitive to the process conditions, oxidation pressure is finely tuned by feedback from the latest data. Figure 3 shows the variation of  $J_c$  in ADP2 over 18 months, revealing that the  $J_c$  values remained within  $\pm 10\%$  of the design value ( $J_c = 10 \text{ kA/cm}^2$ ). The deviation of the JJ area (*A*) from its design value was evaluated from the shrinkage caused during patterning and RIE. The shrinkage was extrapolated using several  $I_c$  values for JJs that have different *A* values. As shown in Fig. 3, the shrinkage in ADP2 is approximately  $0.2 \mu m$ , which is accounted for in the design values in advance; for example, a 1.0  $\mu$ m  $\times$  1.0  $\mu$ m JJ is designed as a 1.2  $\mu$ m × 1.2  $\mu$ m square [\[13\].](#page-4-8)

Figure 4 shows the variation of  $R_{\Box}$  over 18 months. In general,  $R_{\Box}$  remained close to its design value of 2.4  $\Omega$ , although it deviated by up to 25% for some of the observation period owing to instrument problems. Figure 5 presents a plot of the shrinkage of the lines in every wiring layer including the resistor layer. We measured these values by extrapolating from the room-temperature resistance values of wiring with various line widths. The greater shrinkage values of the BAS layer, which is the base electrode of the JJs, originated from the Al/Nb layer structure, which



**Fig. 3** Variation of *J<sub>c</sub>* and *JJ* shrinkage in ADP2 over 18 months.



**Fig. 4** Variation of  $R_{\square}$  in ADP2 over 18 months.



**Fig. 5** Variation of shrinkage values for the DCP2, PTL1, PTL2, RES, BAS, and COU layers in ADP2 over 18 months.

differs from the structure of the other wiring layers. We thus consider the shrinkage to be well controlled. To obtain the correct *R* and *L* values, this shrinkage is accounted for in the design by using line widths that are 0.2 and 0.1  $\mu$ m larger than the desired values for the BAS layer and other layers, respectively. Nb in the BAS layer and Nb in other layers are deposited using different sputtering systems. The film quality differs slightly, such as *RRR* = 5.9 for the BAS sputtering system and *RRR* = 7.2 for the other system. We suppose that differences in film quality cause the difference in shrinkage.

### **5. Parameter Uniformity**

Circuit parameter uniformity throughout a wafer and chip is also important for correct circuit operation. Figure 6 shows the variation of experimentally measured  $J<sub>c</sub>$  values throughout a 3-inch wafer. Here, the same JJ area of 20  $\mu$ m × 20  $\mu$ m is assumed in the  $J_c$  calculation, regardless of the chip location on the wafer. To confirm the validity of assuming the same JJ area over a 3-inch wafer, we checked the pattern size after the junction etching process with a microscope. Figure 7 shows the evaluation results of the pattern size at position 64 (center) and position 22 (periphery) in Fig. 6. JJ shrinkage does not significantly differ between the center and peripheral chips, as shown in Fig. 7. However, the JJ corners are rounded and the degree is not uniform within a wafer. Therefore, we used large JJs of  $20 \mu m \times 20 \mu m$  to eliminate almost all *A* fluctuation due to corner rounding in this experiment. When the JJ was a  $1 \mu m \times 1 \mu m$  square, all corners were rounded to a circle, resulting in a 21.5%



**Fig. 6** Variation of  $J_c$  throughout a 3-inch wafer. Each bar shows the central  $J_c$  value of 100 series-connected 20  $\mu$ m × 20  $\mu$ m JJs. The  $J_c$  variation of the 100 series-connected JJs was very low. The  $J_c$  variation of the central three chips was less than 1%, and the maximum *J*<sup>c</sup> devi[ation w](#page-5-1)as 5% for the upper-left chip. Reprinted with permission from Ref.  $[17]$ .  $\odot$ 2017 CSSJ.

area reduction. For a 20  $\mu$ m  $\times$  20  $\mu$ m square JJ, on the other hand, the area reduction due to corner rounding was only 0.05%. We estimate that the Josephson penetration depth at  $J_c$  of 2.5 kA/cm<sup>2</sup> JJ is 7.6  $\mu$ m assuming a London penetration depth of 90 nm. The current distribution in the 20  $\mu$ m  $\times$  $20 \mu m$  JJs was considered to be ne[arly u](#page-5-11)niform based on the Josephson penetration depth value  $[27]$ . Variation of the  $J_c$ values within the 5 mm square chip remained within 1%. The maximum variation throughout the 3-inch wafer was 5%, although the deviation in the  $J_c$  values between the central three chips was less than  $1\%$  [\[17\].](#page-5-1)

The  $I_c$  uniformity in a chip is predominantly dependent on the variation of  $A$ , because  $J_c$  remains almost constant throughout a chip as shown in Fig. 6. Figure 8 presents the best results obtained at CRAVITY. This plot shows  $1\sigma$  of  $I_c$ variation for smaller JJs that have areas of less than  $1.5 \mu m^2$ .



**Fig. 7** Microscopic photographs of size evaluation patterns at positions 64 and 22 in Fig. 6. No significant difference was observed in these figures.



**Fig. 8** Depe[nden](#page-5-1)ce of *I*<sup>c</sup> variation on JJ area *A*. Reprinted with permission from Ref. [17]. © 2017 CSSJ.

The *I*<sup>c</sup> uniformity deteriorated further for smaller *A* values. This uniformity was measured from the  $I_c$  slopes of the *I*–*V* curves of 1,000 series-connected JJs fabricated in several runs. The  $I_c$  variation for the JJs with areas exceeding 1.0  $\mu$ m<sup>2</sup> remained less than 2%. If we apply the criterion that  $1\sigma$  must be less than 2% for large-scale digital circuits,  $A = 0.5 \ \mu m^2$  is the lowest limit for obtaining such circuits[\[28\],](#page-5-12) [\[29\].](#page-5-13)

The uniformities of *R* and *L* were hardly affected by the patterning and etching processes, because *R* and *L* are sufficiently wide compared with their shrinkage values. As the Mo thickness is almost uniform throughout the 3-inch wafer used in our process,  $R_{\Box}$  remains constant within  $1\sigma =$ 1%. This is confirmed by room-temperature measurements of nine process evaluation chips in each wafer. The *L* values depend on the  $SiO<sub>2</sub>$  thickness, which is controlled to less than  $1\sigma = 2\%$  in a wafer. Thus, the *L* uniformity is also excellent.

## **6. Process Reliability**

We estimate the process reliability using the process evaluation chips. The defects are intra- and interlayer short and open circuits. When certain specific defects are detected during this evaluation, we take measures to repair them. The number of defects detected using the nine process evaluation chips in a wafer is less than 10 in the better cases and approximately 20 in the worst cases. These values demonstrate the high reliability of the processes used at CRAVITY; as the total number of detection points is 2,110, the process evaluation chips can include multiple patterns that are more difficult to fabricate than those used in real circuits, and the d[efect](#page-5-6)s are typically detected in the peripheral area of wafers[22].

Shift register chips for process evaluation are also mounted in every fabrication wafer. In ADP2, the shift register chips contain 16 shift register circuits consisting of six types of shift registers with different bit numbers from 16 to 2,5[60 bi](#page-5-6)ts, and the total number of JJs in the chip is 68,990 [22]. We observed a dramatic improvement in the process reliability upon changing the  $SiO<sub>2</sub>$  deposition method from bias sputtering to PECVD. Figure 9 presents the yields of the shift register circuits in six chips in each of two wafers prepared using the two deposition methods. The yields were superior for the wafer in which  $SiO<sub>2</sub>$  was deposited by PECVD. We have demonstrated that this yield improvement mainly originates from reduction of the num-



**Fig. 9** Shift register yields of six chips in each of two wafers, in which the  $SiO<sub>2</sub>$  was deposited by (a) bias sputtering and (b) PECVD.



**Fig. 10** SFQ gate-level-pipelined processor consisting of 25,477 JJs fabricated using ADP2. This circuit can be operated at up to 32 GHz.

ber of small particles beneath the JJs[\[30\].](#page-5-14) The small particles cause an increase in  $I_c$  to beyond the operating margin and cause malfunctions in the shift resistor circuits. The *I*<sup>c</sup> increase due to small particles is also regarded as a process defect. We have also determined that the defect rate in CRAVITY digital circuits is approximately one defect in every 100,000 JJs on the basis of the detection o[f four](#page-5-6) defects across six chips containing  $413,940$  JJs in total  $[22]$ .

We have fabricated numerous superconducting digital circuits, such as the SFQ gate-level-pipelined 4-bit processor designed by researchers at Kyushu University and Nagoya University (Fig. 10), which was prepared using A[DP2](#page-5-15) and was confirmed to operate correctly at 32 GHz [31]. This processor consists of 25,477 JJs and multiple circuit elements. This result demonstrates that all of the parameters of the superconducting digital circuit, such as *I*c, *R*, and *L*, fall within the designed operating margin and that no defects such as open circuits or short circuits are present in the chip.

## **7. Conclusion**

CRAVITY at AIST is used to fabricate superconducting integrated circuits with improved parameter controllability, uniformity, and process reliability. These aspects are routinely monitored throughout every fabrication step using the process evaluation chips and measurements conducted at 4 K with liquid He. At present, the process parameters can generally be controlled to within  $\pm 10\%$  of the target values, the parameter uniformities are sufficient for digital circuit operation, the number of defects is on the order of one defect in every 100,000 JJs, and SFQ circuits containing tens of thousands of JJs operate correctly at clock frequencies up to several tens of gigahertz. To further improve the CRAVITY process and realize more advanced superconducting digital circuits, upgrading the process environment and fabrication machines will be necessary.

#### **Acknowledgments**

A part of this presentation is based on results obtained from JSPS-KAKENHI 18H05211, 18H05245, and 19H05614.

### **References**

- <span id="page-4-1"></span><span id="page-4-0"></span>[1] https://unit.aist.go.jp/neri/cravity/en/index.html
- [2] G. Fujii, M. Ukibe, S. Shiki, and M. Ohkubo, "Improvement of soft x-ray detection performance in superconducting-tunnel-junction array detectors with close-packed arrangement by three- dimensional structure," Supercond. Sci. and Technol., vol.28, 104005, 2015.
- <span id="page-4-2"></span>[3] Y. Iizawa, H. Shishido, K. Nishimura, T.D. Vu, K.M. Kojima, T. Koyama, K. Oikawa, M. Harada, S. Miyajima, M. Hidaka, T. Oku, K. Soyama, K. Aizawa, S. Suzuki, and T. Ishida, "Energy-resolved [neutron imaging with high spatial resolution using a superconduct](http://dx.doi.org/10.1088/1361-6668/ab4e5c)ing delay-line kinetic inductance detector," Supercond. Sci. and Technol., vol.32, no.12, 125009, 2019.
- <span id="page-4-3"></span>[4] K. Sakai, Y. Takei, R. Yamamoto, N.Y. Yamasaki, K. Mitsuda, M. Hidaka, S. Nagasawa, S. Kohjiro, and T. Miyazaki, "Baseband Feedback Frequency-Division Multiplexing with Low-Power dc-SQUIDs and Digital Electronics for *TES* X-Ray Microcalorime[ters," Journal of Low Temperature Physics, vol.176, pp.400–407,](http://dx.doi.org/10.1007/s10909-013-1040-1) 2014.
- <span id="page-4-4"></span>[5] S. Kohjiro and F. Hirayama, "Frequency-domain cascading mi[crowave superconducting quantum interference device multiplexers;](http://dx.doi.org/10.1088/1361-6668/aaa3c1) beyond limitations originating from room-temperature electronics," Supercond. Sci. Technol., vol.31, no.3, 035005, 2018.
- <span id="page-4-5"></span>[6] T.D. Vu, T.H. Ho, S. Miyajima, M. Toji, Y. Ninomiya, H. Shishido, M. Maezawa, M. Hidaka, M. Hayashi, S. Kawamata, and T. Ishida, ["SQUID microscopy for mapping vector magnetic fields," Super](http://dx.doi.org/10.1088/1361-6668/ab3945)cond. Sci. Technol., vol.32, no.11, 115006, 2019.
- <span id="page-4-6"></span>[7] M. Maezawa, G. Fujii, M. Hidaka, K. Imafuku, K. Kikuchi, H. Koike, K. Makise, S. Nagasawa, H. Nakagawa, M. Ukibe, and S. [Kawabata, "Toward Practical-Scale Quantum Annealing Machines](http://dx.doi.org/10.7566/jpsj.88.061012) for Prime Factering," JPSJ, vol.88, 82009, 2019.
- <span id="page-4-7"></span>[8] Y. Hashimoto, S. Yorozu, Y. Kameda, and V.K. Semenov, "A design approach to passive interaconnects for single flux quantum logic [circuits," IEEE Trans. Appl. Supercond., vol.13, no.2, pp.535–538,](http://dx.doi.org/10.1109/tasc.2003.813929) 2003.
- [9] [A. Fujimaki, M. Tanaka, T. Yamada, Y. Yamanashi, H. Park, and N.](http://dx.doi.org/10.1093/ietele/e91-c.3.342) Yoshikawa, "Bit-serial single flux quantum microprocessor CORE," IEICE Trans. Electron., vol.E91-C, no.3, pp.342–349, 2008.
- [10] [X. Peng, Q. Xu, T. Kato, Y. Yamanashi, N. Yoshikawa, A. Fujimaki,](http://dx.doi.org/10.1109/tasc.2014.2382973) N. Takagi, K. Takagi, and M. Hidaka, "High-Speed Demonstration of Bit-Serial Floating-Point Adders and Multipliers Using Single-Flux-Quantum Circuits," IEEE Trans. Appl. Supercond., vol.25, no.2, 1301106, 2015.
- [11] Y. Ando, R. Sato, M. Tanaka, K. Takagi, N. Takagi, and A. Fujimaki, "Design and Demonstration 8-bit Bit Serial SFQ Microprocessor: Core e4," IEEE Trans. Appl. Supercond., vol.26, 1301205, 2016.
- [12] [M. Tanaka, M. Kozaka, Y. Kita, A. Fujimaki, S. Nagasawa, and](http://dx.doi.org/10.1109/tasc.2014.2365100) M. Hidaka, "Rapid single-flux-quantum circuits fabricated using 20-kA/cm2 Nb/AlOxNb process," IEEE Trans. Appl. Supercond., vol.25, no.3, pp.1–4, 2015.
- <span id="page-4-8"></span>[13] T. Ando, S. Nagasawa, N. Takeuchi, N. Tsuji, F. China, M. Hidaka, Y. Yamanashi, and N. Yoshikawa, "Three-dimensional adia[batic quantum-flux-parametron fabricated using a double-active-lay](http://dx.doi.org/10.1088/1361-6668/aa6ef4)ered niobium process," Supercond. Sci. Technol., vol.30, no.7, 075003, 2017.
- [14] S. Miyajima, M. Yabuno, S. Miki, T. Yamashita, and H. Terai, "High-time-resolved 64-channel single-flux quantum-based address encoder integrated with a multi-pixel superconducting [nanowire single-photon detector," Optics Express, vol.26, no.22,](http://dx.doi.org/10.1364/oe.26.029045) pp.29045–29054, 2018.
- [15] H. Myoren, S. Denda, K. Ota, M. Naruse, T. Taino, L. Kang, J. Chen, and P. Wu, "Readout Circuit Based on Single-Flux-Quantum Logic Circuit for Photon-Number-Resolving SNSPD Array," IEEE Trans. Appl. Supercond., vol.26, 8302924, 2018.
- <span id="page-5-0"></span>[16] Y. Mizugaki, Y. Arai, T. Watanabe, and H. Shimada, "1000-fold [double-flux-quantum voltage multiplier employing directional prop](http://dx.doi.org/10.1109/tasc.2019.2895606)agation of flux quanta through asymmetrically-damped junction branches," IEEE Trans. Appl. Supercond., vol.29, no.5, 1400105, 2019.
- <span id="page-5-1"></span>[17] M. Hidaka and S. Nagasawa, "Fabrication process for low-*T*<sup>c</sup> superconductor electronics devices and its futur prospects," Journal of cryogenics and superconductivity society of Japan, vol.52, pp.315– 322, 2017.
- <span id="page-5-2"></span>[18] [S. Nagasawa, Y. Hashimoto, H. Numata, and S. Tahara, "A 380ps,](http://dx.doi.org/10.1109/77.403086) 9.5mW Josephson 4-Kbit RAM operated at a high bit yield," IEEE Trans. Appl. Supercond., vol.5, no.2, pp.2447–2452, 1995.
- <span id="page-5-3"></span>[19] M. Gurvitch, W.A. Washington, and H.A. Huggins, "High quality [refractory Josephson junctions using thin aluminum layers," Appl.](http://dx.doi.org/10.1063/1.93974) Phys. Lett., vol.42, no.5, pp.472–474, 1983.
- <span id="page-5-4"></span>[20] N. Takeuchi, S. Nagasawa, F. China, T. Ando, M. Hidaka, Y. [Yamanashi, and N. Yoshikawa, "Adiabatic quantum-flux-parametron](http://dx.doi.org/10.1088/1361-6668/aa52f3) cell library designed using a 10 kA/cm2 niobium fabrication process," Supercond. Sci. Technol., vol.30, no.3, 2017.
- <span id="page-5-5"></span>[21] S. Nagasawa, K. Hinode, T. Satoh, H. Akaike, Y. Kitagawa, and M. Hidaka, "Reliability evaluation ob Nb 10 kA/cm<sup>2</sup> fabrica[tion process for large-scale SFQ circuits," Pysica C, vol.426-431,](http://dx.doi.org/10.1016/j.physc.2005.03.058) pp.1525–1532, 2005.
- <span id="page-5-6"></span>[22] S. Nagasawa, K. Hinode, T. Satoh, M. Hidaka, H. Akaike, A. Fujimaki, N. Yoshikawa, K. Takagi, and N. Takagi, "Nb 9-layer fabrication process for superconducting large scale SFQ circuits and [its process evaluation," IEICE Trans. Electron., vol.E97-C, no.3,](http://dx.doi.org/10.1587/transele.e97.c.132) pp.132–140, 2014.
- <span id="page-5-7"></span>[23] K. Hinode, S. Nagasawa, M. Sugita, T. Satoh, H. Akaike, Y. Kitagawa, and M. Hidaka, "Straightforward planarization method [for multilayered SFQ device fabrication," Physica C, vol.C 412-414,](http://dx.doi.org/10.1016/j.physc.2003.12.091) pp.1437–1441, 2004.
- <span id="page-5-8"></span>[24] K.K. Likharev and V.K. Semenov, "RSFQ logic/memory family: [a new Josephson-junction technology for sub-terahertz-clock fre](http://dx.doi.org/10.1109/77.80745)quency digital systems," IEEE Trans. Appl. Supercond., vol.1, no.1, pp.3–28, 1991.
- <span id="page-5-9"></span>[25] C. Hamilton and K. Gilbert, "Margins and yield in single flux quan[tum logics," IEEE Trans. Appl. Supercond., vol.1, no.4, pp.157–163,](http://dx.doi.org/10.1109/77.107400) 1991.
- <span id="page-5-10"></span>[26] T. Satoh, K. Hinode, H. Akaike, S. Nagasawa, Y. Kitagawa, and M. Hidaka, "Fabrication process of planarized multi-layer Nb integrated [circuits," IEEE Trans. Appl. Supercond., vol.15, no.2, pp.78–81,](http://dx.doi.org/10.1109/tasc.2005.849698) 2005.
- <span id="page-5-11"></span>[27] [C.S. Owen and D.J. Scalapino, "Vortex structure and critical currents](http://dx.doi.org/10.1103/physrev.164.538) in Josephson junctions," Phys. Rev., vol.164, pp.538–544, 1967.
- <span id="page-5-12"></span>[28] S. Nagasawa, T. Satoh, and M. Hidaka, "Uniformity and reproducibility of submicron 20kA/cm2 Nb/AlOx/Nb Josephson junction process," IEEE Xplore, 10.1109/ISEC, 7383488, 2015.
- <span id="page-5-13"></span>[29] [M. Tanaka, M. Kozaka, Y. Kita, A. Fujimaki, S. Nagasawa, and](http://dx.doi.org/10.1109/tasc.2014.2365100) M. Hidaka, "Rapid single-flux-quantum circuits fabricated using 20-kA/cm2 Nb/AlOxNb process," IEEE Trans. Appl. Supercond., vol.25, no.3, pp.1–4, 2015.
- <span id="page-5-14"></span>[30] M. Hidaka, S. Nagasawa, T. Satoh, and K. Hinode, "Defects of Nb/AlOx/Nb Josephson junctions Caused by Underneath Fine Particles," IEEE Xplore, 10.1109/ISEC.2015.
- <span id="page-5-15"></span>[31] K. Ishida, M. Tanaka, I. Nagaoka, T. Ono, S. Kawakami, T. Tanimoto, A. Fujimaki, and K. Inoue, "32 GHz 6.5 mW Gate-Level-Pipelined 4-bit Processor using Superconductor Sin[gle-Flux-Quantum Logic," 2020 Symposia on VLSI Technology and](http://dx.doi.org/10.1109/vlsicircuits18222.2020.9162826) Circuit, June 2020.



**Mutsuo Hidaka** received his M.S. in applied physics from Kyushu University in 1982 and his Ph.D. in electronic engineering from the University of Tokyo in 1998. He joined NEC Corporation in 1982 and served as a visiting scientist at Arizona State University from 1990 to 1991. In 2002, he temporarily transferred to ISTEC. Since 2013, he has been working at AIST, where he has been engaged in the development of fabrication processes for superconducting devices. He is a member of IEICE, the

Japan Society of Applied Physics, the Cryogenics and Superconductivity Society of Japan, and the Institute of Electrical Engineers of Japan.



**Shuichi Nagasawa** received his M.S. and Dr. Eng. degrees from Nagoya University, Japan, in 1983 and 1998. He has been engaged in research on superconducting integrated circuits, especially on Josephson RAMs, since he joined NEC Corporation in 1983. From 1998 to 2013, he was seconded to Superconducting Research Laboratory, ISTEC, where he was engaged in research on single flux quantum (SFQ) circuits and the development of their fabrication process. Since 2013, he has been working at

AIST, where he has been engaged in development of a fabrication process for superconducting integrated circuits. Dr. Nagasawa is a member of the IEICE and the Japan Society of Applied Physics.