PAPER Special Section on Fundamentals and Applications of Advanced Semiconductor Devices

# Digital/Analog-Operation of Hf-Based FeNOS Nonvolatile Memory Utilizing Ferroelectric Nondoped HfO<sub>2</sub> Blocking Layer

**SUMMARY** In this research, we investigated the digital/analogoperation utilizing ferroelectric nondoped HfO<sub>2</sub> (FeND-HfO<sub>2</sub>) as a blocking layer (BL) in the Hf-based metal/oxide/nitride/oxide/Si (MONOS) nonvolatile memory (NVM), so called FeNOS NVM. The Al/HfN<sub>0.5</sub>/HfN<sub>1.1</sub>/HfO<sub>2</sub>/p-Si(100) FeNOS diodes realized small equivalent oxide thickness (EOT) of 4.5 nm with the density of interface states (D<sub>it</sub>) of  $5.3 \times 10^{10}$  eV<sup>-1</sup> cm<sup>-2</sup> which were suitable for high-speed and low-voltage operation. The flat-band voltage (V<sub>FB</sub>) was well controlled as 80–100 mV with the input pulses of ±3 V/100 ms controlled by the partial polarization of FeND-HfO<sub>2</sub> BL at each 2-bit state operated by the charge injection with the input pulses of +8 V/1–100 ms.

key words: ferroelectric nondoped HfO<sub>2</sub>, metal/oxide/nitride/oxide/Si, nonvolatile memory, partial polarization, charge trap

## 1. Introduction

Metal-oxide-nitride-oxide-Si (MONOS) nonvolatile memories (NVM) are widely investigated not only for storage memory but for in-memory computing applications [1], [2]. Utilizing the high-k (HK) thin films in MONOS NVM is effective to reduce the operation voltage and improve the operation speed [3], [4]. The memory window (MW) of MONOS NVM is necessary to be increased even when the operation voltage is decreased. In order to increase the MW, metal-ferroelectrics-nitride-oxide-Si (MFNOS) structure was proposed utilizing  $Sr_{0.7}Bi_{2.3}Nb_2O_9$  (SBN) as a ferroelectric blocking layer (BL) for further improvement of memory characteristics of MONOS NVM [5]. However, the thickness of SBN was 100 nm to obtain the ferroelectric characteristics, and it was hard to be scaled although the relative dielectric constant ( $\varepsilon_r$ ) was high as 1000.

Since the HfO<sub>2</sub> thin film crystallized in the metastable orthorhombic phase was reported to show ferroelectric characteristics [6], the applications of ferroelectric HfO<sub>2</sub> in the MONOS structure have been attracting much attention because of its Si process compatibility, and the HfO<sub>2</sub> shows ferroelectric characteristics even bellow the thickness of 10 nm which is suitable for device scaling [7], [8]. The ferroelectric HfO<sub>2</sub> is effective to increase MW which is similar to Ref. [3].

We have proposed the digital/analog-operation utilizing ferroelectric nondoped HfO<sub>2</sub> (FeND-HfO<sub>2</sub>) as a BL in the Hf-based MONOS structure, which is called FeNOS NVM,

Manuscript revised April 3, 2024.

<sup>†</sup>Tokyo Institute of Technology, Yokohama-shi, 226–8502 Japan.

a) E-mail: ohmi@ee.e.titech.ac.jp

DOI: 10.1587/transele.2023FUP0002

Shun-ichiro OHMI $^{\dagger a)}$ , Member



**Fig.1** (a) Schematic cross-section of the FeNOS NVM and (b) schematics of  $V_{TH}$  control in FeNOS NVM. The partial polarization of FeND-HfO<sub>2</sub> BL realizes the analog control of  $V_{TH}$  (dotted lines) along with the multibit/cell operation of the charge trap in the HfN<sub>1,1</sub> CTL (solid lines).

as shown in Fig. 1 (a) [9]–[12]. The FeND-HfO<sub>2</sub> was able to be formed when the nitrogen concentration of  $HfN_x$  CTL was x = 1.1. The Hf-based FeNOS stacked structures from the HK-HfO<sub>2</sub> tunneling layer (TL) to the HfN<sub>0.5</sub> gate electrode layer are able to be deposited in a sputtering chamber by reactive sputtering process without exposing to the air. The FeNOS NVM is expected to realize the analog control of threshold voltage (V<sub>TH</sub>) by the partial polarization of FeND-HfO<sub>2</sub> BL along with the multi-bit/cell operation by the charge trap in the HK-HfN<sub>1.1</sub> CTL through a HK-HfO<sub>2</sub> TL as shown in Fig. 1 (b). The polarization switching is able to be controlled at low-voltage and the switching speed is quite fast, while the charge trap and detrap operations are performed at high-voltage.

In this paper, we have investigated the fabrication process of Hf-based FeNOS diode, and the digital/analogoperation of Hf-based FeNOS diode was examined by controlling the pulse input conditions [13].

## 2. Experimental Procedure

Figure 2 shows the fabrication process for the FeNOS diodes. The schematic cross-sections and the plane-view of the fabricated FeNOS diodes are also shown.

For the fabrication of FeNOS diodes, lightly doped p-Si(100) (10–30  $\Omega$ cm) substrates were cleaned by sulfuricperoxide mixture (SPM) and diluted HF (DHF) solutions. After the 100 nm thick field SiO<sub>2</sub> formation on p-Si(100) substrates, active area was patterned. Some of the FeNOS diodes were fabricated without field oxide. Then, the Hf-based FeNOS structures of HfN<sub>0.5</sub> (gate electrode, 10 nm)/FeND-

Copyright © 2024 The Institute of Electronics, Information and Communication Engineers

Manuscript received September 19, 2023.

Manuscript publicized June 3, 2024.



Fig. 2 Fabrication process for  $Al/HfO_{0.5}/HfO_2/HfN_{1.1}/HfO_2/Si(100)$  FeNOS diodes. Schematic cross-sections and plane-view were also shown.

HfO<sub>2</sub> (10–15 nm)/HfN<sub>1.1</sub> (3 nm)/HK-HfO<sub>2</sub> (2 nm)/Si(100) were in-situ deposited by the electron cyclotron resonance (ECR)-plasma sputtering at room temperature (RT) followed by the post-metallization annealing (PMA) at 350°C/1–10 min in N<sub>2</sub> ambient. For the HK-HfO<sub>2</sub> TL deposition, the Ar/O<sub>2</sub> flow ratio was 23/4.6 sccm, while it was 16/2.4 sccm for the FeND-HfO<sub>2</sub> BL deposition. The Ar/N<sub>2</sub> flow ratio for HfN<sub>1.1</sub> CTL was 8/6 sccm, while it was 10/0.2 sccm for the HfN<sub>0.5</sub> gate electrode deposition. Next, Al top contact was evaporated, and the gate electrode was patterned by wet etching with the size of  $100 \times 100 \,\mu\text{m}^2$ .

The FeNOS diode structures were evaluated by C-V, J-V, and program/erase (P/E) measurements utilizing HP 4284A and Agilent 4156C, respectively. The density of interface states ( $D_{it}$ ) was extracted by Terman method at midgap [14]. The equivalent oxide thickness was extracted from the C-V measurement by considering the quantum effect [15]. The charge centroid ( $Z_{eff}$ ) for the charge trap operation was evaluated utilizing HP8110A, Keithley 6517A, and KEYSIGHT DAQ970A [16]. The crystallinity was evaluated by the x-ray diffraction (XRD).

## 3. Results and Discussion

Figure 3 shows the PMA duration dependence of the C-V and J-V characteristics for the Al/HfN<sub>0.5</sub>/HfN<sub>1.1</sub>(10 nm)/HfO<sub>2</sub>/ p-Si(100) FeNOS diodes. As shown in Fig. 3 (a), the minimum EOT of 4.5 nm was obtained with negligible hysteresis by the PMA at 350°C/5 min. The D<sub>it</sub> was extracted as  $5.3 \times 10^{10} \text{ eV}^{-1} \text{ cm}^{-2}$ . The leakage current was decreased to  $1 \times 10^{-8} \text{ A/cm}^2$  at  $V_{\text{G}} = -1 \text{ V}$  by the PMA at 350°C/5 min compared to the PMA at 350°C/1 min as shown in Fig. 3 (b).



Fig. 3 PMA duration dependence of (a) C-V (100 kHz) and (b) J-V.



**Fig. 4** PMA duration dependence on the XRD patterns for FeNOS structures. PMA was carried out at 350°C/1–10 min.

The leakage current was increased in case of the PMA at  $350^{\circ}$ C/10 min so that the PMA with long duration seemed to degrade the film quality even at the low annealing temperature such as  $350^{\circ}$ C. Figure 4 shows the XRD patterns of FeNOS structures. The peak intensity of orthorhombic HfO<sub>2</sub>(111) was found to be increased by the PMA at  $350^{\circ}$ C/5 min, while it was decreased by the PMA at  $350^{\circ}$ C/10 min. Therefore, the  $350^{\circ}$ C for 5 min seemed to be the optimum PMA condition for the FeNOS structures.

Figure 5 shows the retention characteristic for the charge trap operation of FeNOS diode with PMA at  $350^{\circ}C/5$  min. The schematic measurement sequence was also shown. The P/E input pulses,  $V_{PGM}/t_{PGM}$  and  $V_{ERS}/t_{ERS}$ , were



Fig. 5 Retention characteristic for charge trap operation of FeNOS diode with PMA at  $350^{\circ}$ C/5 min. The input pulses were  $\pm 8$  V/100 ms for charge trap operation.



 $\label{eq:Fig.6} Fig. 6 \qquad \mbox{Pulse width dependence on $Z_{eff}$}.$ 

 $V_{PGM}/t_{PGM}$ : 8 V/100 ms and  $V_{ERS}/t_{ERS}$ : -8 V/100 ms, respectively. The measurements were carried out until 10<sup>4</sup> s. The initial MW of 2.5 V was observed after P/E input pulses were applied. The estimated MW of 1.1 V after 10 years was obtained which was 44% compared with the initial MW of 2.5 V. This result suggested that reliability of the obtained memory characteristics was good enough even though the annealing temperature was low as 350°C.

Next, the charge centroid ( $Z_{eff}$ ) was evaluated by changing the program pulses as  $V_{PGM}/t_{PGM}$ : 8 V/1–100 ms. Figure 6 shows the pulse width dependence on the  $Z_{eff}$  of FeNOS diode. The  $Z_{eff}$  was extracted utilizing the following equation,



Fig.7 The charge trap operation utilizing program pulse of  $V_{PGM}$ / t<sub>PGM</sub> = 8 V/1 ms-1 s. The C-V characteristics were measured at 100 kHz. The schematic measurement sequence was also shown.

$$Z_{eff} = \frac{\varepsilon_{ox} \Delta V_{FB}}{\int_{V_{FB}}^{0} C(V) dV + Q_n}$$

where  $Q_m$  is the measured charge,  $\varepsilon_{ox}$  is the dielectric constant of HfO<sub>2</sub> BL, and V<sub>FB</sub> is the flat-band voltage.

As shown in Fig. 6, the  $Z_{eff}$  was located at the interface of FeND-HfO<sub>2</sub> BL and HfN<sub>1.1</sub> CTL even for the program pulse of V<sub>PGM</sub>/t<sub>PGM</sub>: 8 V/1 ms. Interestingly, the  $Z_{eff}$  was not markedly changed for the longer pulse such as V<sub>PGM</sub>/t<sub>PGM</sub>: 8 V/100 ms. This is probably because the density of trap sites in the HfN<sub>1.1</sub> CTL is large enough to accept the charge injection by the program conditions.

Finally, the charge trap and partial polarization operations were examined utilizing Al/HfN $_0$  5/HfN $_1$  (15 nm)/ HfO<sub>2</sub>/p-Si(100) FeNOS diodes. Figure 7 shows the charge trap operation utilizing program pulses of V<sub>PGM</sub>/t<sub>PGM</sub>: 8 V/1 ms-1 s. As shown in Fig. 7, 2 bit/cell operation was demonstrated by the input pulses of V<sub>PGM</sub>/t<sub>PGM</sub>: 8 V/1-100 ms after the initialization by the input pulse of  $V_{ERS}/t_{ERS}$ : -8 V/100 ms with the maximum MW of 1.85 V. Negligible hysteresis was observed for each C-V characteristic after the P/E operations. When the input pulse of 8 V/1 s was applied, the MW was almost same with that of after 8 V/100 ms was applied so that the maximum available charge densities in the HfN<sub>1.1</sub> CTL was estimated as  $0.94 \,\mu\text{C/cm}^2$ . From the obtained results, the margin of  $V_{FB}$  between each state is large enough so that the further multi-bit/cell operation such as 3 bit or 4 bit/cell operation seems to be available for the FeNOS fabricated in this research.

Next, the V<sub>FB</sub> control by the partial polarization of FeND-HfO<sub>2</sub> BL was examined utilizing P/E pulses of V<sub>PGM</sub>/t<sub>PGM</sub>: -3 V/100 ms and V<sub>ERS</sub>/t<sub>ERS</sub>: 8 V/100 ms at '11' and '01' states of charge trap operations. Figure 8 clearly shows that the precise V<sub>FB</sub> control by the partial po-



Fig. 8 The partial polarization operation utilizing P/E pulses of  $\pm 3 \text{ V}/100 \text{ ms}$ . The C-V characteristics were measured at 100 kHz. The schematic measurement sequence was also shown.

larization. The erase pulse caused the negative  $V_{FB}$  shift at each state, while the program pulses made  $V_{FB}$  shifted to the positive direction. The  $V_{FB}$  shift was approximately 80–100 mV. The MW of charge trap operation is 1.8 V so that 18–22 states control would be realized by the partial polarization operation.

## 4. Conclusions

In this paper, we have investigated the digital/analogoperation of Hf-based FeNOS diode. The low-voltage input pulse operation was found to control the partial polarization, and the  $V_{FB}$  shifts of approximately 80–100 mV were realized without causing the charge trap and/or detrap in the HfN<sub>1.1</sub> CTL. The  $V_{FB}$  control by the partial polarization is also applicable for the  $V_{TH}$  adjustment after the NVM fabrication. In conclusion, Hf-based FeNOS NVM is a promising memory device not only for storage memory but the in-memory computing applications.

### Acknowledgments

This work was partially supported by JSPS KAKENHI Grant Number 19H00758, NEDO, JST, and CASIO Foundation. The author thanks Mr. W. Zhang and Mr. E.K. Hong for their help in this research.

#### References

- W. Shim and S. Yu, "Technological design of 3D NAND-based compute-in-memory architecture for GB-scale deep neural network," IEEE Electron Dev. Lett., vol.42, no.2, pp.160–163, 2021. DOI: 10.1109/LED.2020.3048101
- [2] C.-C. Hsieh, H.-T. Lue, Y.-C. Li, S.-N. Hung, C.-H. Hung, K.-C. Wang, and C.-Y. Lu, "Chip demonstration of a high-density (43Gb)

and high-search-bandwidth (300Gb/s) 3D NAND based in-memory search accelerator for ternary content addressable memory (TCAM) and proximity search of hamming distance," VLSI Symp., Tech. Dig., T15-1, 2023.

- [3] S. Kudoh and S. Ohmi, "Multi-level 2-bit/cell operation utilizing Hfbased MONOS nonvolatile memory," 76th Device Res. Conf., Conf. Dig., pp.157–158, 2018.
- [4] S. Ohmi, Y. Horiuchi, H. Morita, A. Ihara, and J.Y. Pyo, "HfN multi charge trapping layers for Hf-based metal-oxide-nitride-oxide-Si nonvolatile memory," Jpn. J. Appl. Phys., vol.60, SBBB03, 2021. DOI: 10.35848/1347-4065/abe09f
- [5] Y. Seo, H.-M. An, M.Y. Song, and T.G. Kim, "Charge trap flash memory using ferroelectric materials as a blocking layer," Appl. Phys. Lett., vol.100, 173507, 2012. DOI: 10.1063/1.4705411
- [6] T. Böscke, J. Müller, D. Bräuhaus, U. Schröder, and U. Böttger, "Ferroelectricity in hafnium oxide thin films," Appl. Phys. Lett., vol.99, 102903, 2011. DOI: 10.1063/1.3634052
- [7] H. Ji, Y. Wei, X. Zhang, and R. Jiang, "Improvement of charge injection using ferroelectric Si:HfO<sub>2</sub> as blocking layer in MONOS charge trapping memory," IEEE J. Electron Devices Soc., vol.6, pp.121–125, 2018. DOI: 10.1109/JEDS.2017.2785304
- [8] E.J. Shin, G. Lee, S. Kim, J.H. Chu, and B.J. Cho, "Dual-mechanism memory combining charge trapping and polarization switching for wide memory window flash cell," IEEE Electron Dev. Lett., vol.44, no.7, pp.1108–1111, 2023. DOI: 10.1109/LED.2023.3282366
- [9] S. Ohmi, H. Morita, M. Hayashi, A. Ihara, and J.Y. Pyo, "Ferroelectric nondoped HfO<sub>2</sub> blocking layer formation for Hf-based FeNOS analog memory applications," 78th Device Res. Conf., Conf. Dig., pp.67–68, 2021. DOI: 10.1109/DRC52342.2021.9467182
- [10] J.W. Shin, M. Tanuma, J. Pyo, and S. Ohmi, "Ultrathin ferroelectric nondoped HfO<sub>2</sub> for MFSFET with high-speed and low-voltage operation," 80th Device Res. Conf., Conf. Dig., pp.73–74, 2021.
- [11] W. Zhang, M. Tanuma, J.W. Shin, and S. Ohmi, "PMA condition dependence on the FeNOS diodes with ferroelectric non-doped HfO<sub>2</sub> blocking layer," Asia-Pacific Workshop on Fundamentals and Applications of Advanced Semiconductor Devices, Workshop Dig., pp.142–143, 2022.
- [12] J.-W. Shin, M. Tanuma, and S. Ohmi, "MFSFET with 5nm thick ferroelectric nondoped HfO<sub>2</sub> gate insulator utilizing low power sputtering for Pt gate electrode deposition," IEICE Trans. Electron., vol.E105-C, no.10, pp.578–583, Oct. 2022. DOI: 10.1587/transele.2021FUP0003
- [13] S. Ohmi, E.K. Hong, S. Awakura, and Y. Sekiguchi, "Digital/analog mixed-operation of Hf-based FeNOS nonvolatile memory with ferroelectric nondoped HfO<sub>2</sub> blocking layer," 2023 Asia-Pacific Workshop on Advanced Semiconductor Devices, Workshop Dig., pp.118– 119, 2023.
- [14] L.M. Terman, "An investigation of surface states at a silicon/silicon oxide interface employing metal-oxide-silicon diodes," Solid-State Electronics, vol.5, no.5, pp.285–299, 1962. DOI: 10.1016/0038-1101(62)90111-9
- [15] S. Saito, K. Torii, M. Hiratani, and T. Onai, "Analytical quantum mechanical model for accumulation capacitance of MOS structures," IEEE Electron Device Lett., vol.23, no.6, pp.348–350, 2002. DOI: 10.1109/LED.2002.1004231
- [16] S. Ohmi, Y. Horiuchi, and S. Kudoh, "Improvement of Hf-based metal/oxide/nitride/oxide/Si nonvolatile memory characteristics by Si surface atomically flattening," Jpn. J. Appl. Phys., vol.59, SGGB10, 2020. DOI: 10.35848/1347-4065/ab70ad



**Shun-ichiro Ohmi** received his Ph.D. degree in Applied Electronics from the Tokyo Institute of Technology, Yokohama, Japan, in 1996. In 1996, he joined Tokyo Institute of Technology, where he has been engaged in the research of Si and organic semiconductor devices and processes. From 1997 to 1999, he was a Post Doctoral Technical Staff with the Lucent Technologies Bell Laboratories, where he was engaged in the research of TiSi<sub>2</sub> and CoSi<sub>2</sub> salicide processes. In 2000, he was a visiting researcher with

North Carolina State University where he was engaged in the research of high-k gate insulator. Dr. Ohmi is a member of the IEEE Electron Devices Society, the Japan Society of Applied Physics, and a Fellow of the Institute of Electrical Engineers of Japan.