The search functionality is under construction.
The search functionality is under construction.

Author Search Result

[Author] Tadamichi KUDO(1hit)

1-1hit
  • High-Performance VLSI Architecture of the LMS Adaptive Filter Using 4-2 Adders

    Kyo TAKAHASHI  Shingo SATO  Tadamichi KUDO  Yoshitaka TSUNEKAWA  

     
    LETTER-Digital Signal Processing

      Vol:
    E92-A No:2
      Page(s):
    633-637

    In this report, we propose a high-performance pipelined VLSI architecture of the LMS adaptive filter derived by a cut-set retiming technique. The proposed architecture has a peculiar pipelined form with 3 adaptation delays, and the FIR filter portion has a peculiar class of the transposed form providing a minimum output latency and coefficient delay. Both the delays, the adaptation delay and coefficient delay, are compensated by a look-ahead conversion. A new high-speed 4-input and 2-output CSA type adder with a small hardware is employed. The proposed architecture can achieve a good convergence property, high-sampling rate, minimum output latency, small hardware, and lower power dissipation, simultaneously, and is very suitable to implement on the VLSI.