The search functionality is under construction.
The search functionality is under construction.

Keyword Search Result

[Keyword] VLSI signal processing(1hit)

1-1hit
  • Modularization and Processor Placement for DSP Neo-Systolic Array

    Kazuhito ITO  Kesami HAGIWARA  Takashi SHIMIZU  Hiroaki KUNIEDA  

     
    PAPER

      Vol:
    E76-A No:3
      Page(s):
    349-361

    A further study on a VLSI system compiler, named VEGA (VLSI Embodiment for General Algorithms), is presented. It maps a general digital signal processing algorithm onto a neo-systolic array, which is a VLSI oriented multiprocessor array. Highly complicated mapping problem is divided into subproblems such as modularization, operation grouping, processor placement, scheduling, control logic synthesis, and mask pattern generation. In this paper, the modularization technique is proposed which homogenizes all the operations of the processing algorithm to multiply-add operations. The processor placement algorithm to map processing algorithm onto a neo-systolic array so as to minimize data transfer time is also proposed.