The search functionality is under construction.
The search functionality is under construction.

Keyword Search Result

[Keyword] gate bias circuits(1hit)

1-1hit
  • Vdd Gate Biasing RF CMOS Amplifier Design Technique Based on the Effect of Carrier Velocity Saturation

    Noboru ISHIHARA  

     
    PAPER-Active Devices/Circuits

      Vol:
    E90-C No:9
      Page(s):
    1702-1707

    One of the interesting submicron MOS FET characteristics is the effect of carrier velocity saturation (CVS) on the drain current. In the CVS region, the transconductance becomes constant independent both of the gate and the drain voltage. In this paper, RF MOS amplifier design technique using the CVS region has been proposed. By setting the FET gate bias to the power supply voltage Vdd, stable operation against Vdd variations can be achieved with a simple circuit configuration. By using this, a 5 GHz amplifier has been designed and fabricated by using 0.18-µm CMOS process technology. The chip has been operated with a gain variation less than 1 dB having a peak gain of 13.5 dB from 1.2 to 2.9 V Vdd.