1-2hit |
Zhibo CAO Pengfei HAN Hongming LYU
This paper introduces a computer-aided low-power design method for tapered buffers that address given load capacitances, output transition times, and source impedances. Cross-voltage-domain tapered buffers involving a low-voltage domain in the frontier stages and a high-voltage domain in the posterior stages are further discussed which breaks the trade-off between the energy dissipation and the driving capability in conventional designs. As an essential circuit block, a dedicated analytical model for the level-shifter is proposed. The energy-optimized tapered buffer design is verified for different source and load conditions in a 180-nm CMOS process. The single-VDD buffer model achieves an average inaccuracy of 8.65% on the transition loss compared with Spice simulation results. Cross-voltage tapered buffers can be optimized to further remarkably reduce the energy consumption. The study finds wide applications in energy-efficient switching-mode analog applications.
Seung-Jin PARK Young Hun SEO Hong-June PARK Jae-Yoon SIM
A general-purpose multi-Gbps LVDS driver is presented with a new distortion-free level conversion scheme. For high-speed transmission, a dynamic pre-emphasis scheme is also proposed with overdriving current effectively distributed in time. The proposed LVDS driver achieves supply-insensitive duty preservation with a reduction of switching noise by 50-percent.