The search functionality is under construction.

Keyword Search Result

[Keyword] semi-parallel architecture(1hit)

1-1hit
  • Efficient Encoding Architecture for IEEE 802.16e LDPC Codes

    Jeong Ki KIM  Hyunseuk YOO  Moon Ho LEE  

     
    LETTER-Embedded, Real-Time and Reconfigurable Systems

      Vol:
    E91-A No:12
      Page(s):
    3607-3611

    The weakness of implementation for LDPC encoder is that conventional binary Matrix Vector Multiplier has many clock cycles which lead to limited throughput. In this letter in order to construct efficient architecture, we target on IEEE 802.16e LDPC encoders. Over the standard H matrices with Circulant Permutation Matrices, we propose semi-parallel architecture by using cyclic right shift registers and exclusive-OR instead of complex Matrix Vector Multipliers. Proposed efficient encoder for IEEE 802.16e LDPC satisfies compact size and high throughput.