The search functionality is under construction.

IEICE TRANSACTIONS on Fundamentals

Research Topics and Results on Simulation for VLSI

Isao SHIRAKAWA, Nagisa ISHIURA

  • Full Text Views

    0

  • Cite this

Summary :

The design of complex VLSI systems relies more and more heavily on scientific computing for numerical simulation and configuration/performance optimization. Especially, computer simulation is becoming a component of VLSI design methodology, for which a variety of computation evolutions have been accomplished for the past two decades. There are many different forms of simulation which are used for verification of VLSI design at various stages of the whole design process. They may be classified into functional or behavioral simulators, register transfer level (RTL) simulators, gate-level logic, or simply logic, simulators, timing simulator, circuit simulators, device simulator, and process simulators. Among these simulation tasks, a series of logic, timing, and circuit simulation is most strongly related to the design stage which deals with logic/electric waveform performance of VLSI circuits. This article surveys the state of the art of VLSI simulation, putting stress mainly on the domain of logic, timing, and circuit simulation, since the reader of the Transactions may be interested exclusively in this field.

Publication
IEICE TRANSACTIONS on Fundamentals Vol.E76-A No.7 pp.1070-1076
Publication Date
1993/07/25
Publicized
Online ISSN
DOI
Type of Manuscript
Special Section PAPER (Special Section on Surveys of Researches in CAS Fields in the Last Two Decades, I)
Category

Authors

Keyword