1-1hit |
Yunho CHOI Myungho KIM Hyunsoon JANG Taejin KIM Seung-hoon LEE Ho-cheol LEE,Churoo PARK Siyeol LEE Cheol-soo KIM Sooin CHO Ejaz HAQ Joel KARP Daeje CHIN
In order to keep up with the growing need for memory bandwidth at low cost, a new synchronous DRAM (SDRAM) architecture is proposed. The SDRAM has programmable latency, burst length, and burst type for wide variety of applications. The experimental 16M SDRAM (2M8) achieves a 125-Mbyte/s data rate using 0.5-µm twin well CMOS technology.