The search functionality is under construction.
The search functionality is under construction.

Keyword Search Result

[Keyword] video compression/decompression(3hit)

1-3hit
  • A Chip Set for Programmable Real-Time MPEG2 MP@ML Video Encoder

    Tetsuya MATSUMURA  Hiroshi SEGAWA  Satoshi KUMAKI  Yoshinori MATSUURA  Atsuo HANAMI  Kazuya ISHIHARA  Shin-ichi NAKAGAWA  Tadashi KASEZAWA  Yoshihide AJIOKA  Atsushi MAEDA  Masahiko YOSHIMOTO  Tadashi SUMI  

     
    PAPER

      Vol:
    E81-C No:5
      Page(s):
    680-694

    This paper describes a chip set architecture and its implementation for programmable MPEG2 MP@ML (main profile at main level) video encoder. The chip set features a functional partitioning architecture based on the MPEG2 layer structure. Using this partitioning scheme, an optimized system configuration with double bus structure is proposed. In addition, a hybrid architecture with dual video-oriented on-chip RISC processors and dedicated hardware and a hierarchical pipeline scheme covering all layers are newly introduced to realize flexibility. Also, effective motion estimation is achieved by a scalable solution for high picture quality. Adopting these features, three kinds of VLSI have been developed using 0. 5 micron double metal CMOS technology. The chip set consists of a controller-LSI (C-LSI), a macroblock level pixel processor-LSI (P-LSI) and a motion estimation-LSI (ME-LSI). The chip set combined with synchronous DRAMs (SDRAM) supports all the layer processing including rate-control and realizes real-time encoding for ITU-R-601 resolution video (720480 pixels at 30 frames/s) with glue less logic. The exhaustive motion estimation capability is scalable up to 63. 5 and 15. 5 in the horizontal and vertical directions respectively. This chip set solution realizes a low cost MPEG2 video encoder system with excellent video quality on a single PC extension board. The evaluation system and application development environment is also introduced.

  • ULSI Realization of MPEG2 Realtime Video Encoder and Decoder--An Overview

    Masahiko YOSHIMOTO  Shin-ichi NAKAGAWA  Tetsuya MATSUMURA  Kazuya ISHIHARA  Shin-ichi URAMOTO  

     
    INVITED PAPER

      Vol:
    E78-C No:12
      Page(s):
    1668-1681

    This paper will describe an overview on several design issues and solutions for the realization of MPEG2 encoder &decoder LSIs. ULSI technology and video-coding specific design have been able to actualize an MPEG2 encoder &decoder LSI with realtime capability, flexibility and cost effectiveness, though MPEG2 processing at MP@ML (Main Profile and Main Level) requires an enormous computation power of 10-200 GOPS depending on the motion estimation algorithm and a search range. Video coding processors, whose performance has been enhanced at the rate of one order per 3 years, have reached the performance level required to implement MPEG2 encoding using multiple chip configuration. This has been achieved by a hybrid architecture with video-oriented RISC and hardware engine optimized for coding algorithms. Intensive circuit optimization was carried out for transform coding such as DCT and predictive coding with motion estimation. Now cost effective MPEG2 decoders have begun to penetrate the multimedia market. There are two main design issues. One is the architectural and circuit design which minimizes the silicon area and power dissipation. The other is external DRAM control which makes use of DRAM storage and band width efficiently to reduce the system cost. Also future trends in a deep submicron era will be discussed. A single chip MPEG2 MP@ML encoder is expected to appear in the 0.25 micron era at the latest. An MPEG2 MP@ML decoder could be compressed to an area of about 25 mm2.

  • An Overview of Video Coding VLSIs

    Ryota KASAI  Toshihiro MINAMI  

     
    INVITED PAPER-Processors

      Vol:
    E77-C No:12
      Page(s):
    1920-1929

    There are two approaches to implementing the international standard video coding algorithms such as H.261 and MPEG: a programmable DSP approach and a building block approach. The advantages and disadvantages of each are discussed here in detail, and the video coding algorithms and required throughput are also summarized. For more complex standard such as MPEG-, VLSI architecuture became more sophisticated. The DSP approach incorporates special processing engines and the building block approach integrates general-purpose microprocessors. Both approaches are capable of MPEG- NTSC coding in a single chip. Reduction of power consumption is a key issue for video LSIs. Architectures and circuits that reduce the supply voltage while maintaining throughput are summarized. A 0.25-µm, 3-GOPS, 0.5-W, SIMD-VSP for portable MPEG- systems could be made by using architecture-driven voltage scaling as well as feature-size scaling and SOI devices.