The search functionality is under construction.

Author Search Result

[Author] Katsuhiro SETA(2hit)

1-2hit
  • Selective Multi-Threshold Technique for High-Performance and Low-Standby Applications

    Kimiyoshi USAMI  Naoyuki KAWABE  Masayuki KOIZUMI  Katsuhiro SETA  Toshiyuki FURUSAWA  

     
    PAPER-Optimization of Power and Timing

      Vol:
    E85-A No:12
      Page(s):
    2667-2673

    In portable applications such as W-CDMA cell phones, high performance and low standby leakage are both required. We propose an automated design technique to selectively use multi-threshold CMOS (MTCMOS) in a cell-by-cell fashion. MT cells consisting of low-Vth transistors and high-Vth sleep transistors are newly introduced. MT cells are assigned to critical paths to speed up, while High-Vth cells are assigned to non-critical paths to reduce leakage. Compared to the conventional MTCMOS, the gate delay is not affected by the discharge patterns of other gates because there is no virtual ground to be shared. We applied this technique to a test chip of a DSP core for W-CDMA baseband LSI. The worst path-delay was improved by 14% over the single high-Vth design without increasing standby leakage at 10% area overhead.

  • Special and Embedded Memory Macrocells for Low-Cost and Low-Power in MPEG Environment

    Hiroyuki HARA  Masataka MATSUI  Goichi OTOMO  Katsuhiro SETA  Takayasu SAKURAI  

     
    PAPER-Static RAMs

      Vol:
    E79-C No:6
      Page(s):
    750-756

    Special memory and embedded memories used in a newly designed MPEG2 decorder LSI are described. Orthogonal memory, which has a functionality of parallel-to-serial transposition, is employed in a IDCT(Inverse Discrete Cosine Transform) block for small area and low-power. The orthogonal memory realizes the special pupose with 50% of the area and the power compared with using flip-flop array. FIFO's and other dual-port memories are designed by using a single-port RAM operated twice in one clock cycle to reduce cost. Flip-Flop cell is one of the important memory elements in the MPEG environment, and is also improved for the low-cost optimizing functionality for video processing. The area and power of the fabricated MPEG2 decoder chip are reduced by 20% using these techniques. As for testability, direct test mode is implemented for small area. An instruction RAM is placed outside the pad area in parallel to a normal instruction ROM and activated by Al-masterslice for extensive debugging and an early sampling. Other memory related techniques and the key features of the decoder LSI are also described.