The search functionality is under construction.

Author Search Result

[Author] Yu-Lung LO(5hit)

1-5hit
  • Vernier Caliper and Equivalent-Signal Sampling for Built-In Jitter Measurement System

    Shu-Yu JIANG  Chan-Wei HUANG  Yu-Lung LO  Kuo-Hsing CHENG  

     
    PAPER

      Vol:
    E92-A No:2
      Page(s):
    389-400

    Several problems in built-in-jitter-measurement (BIJM) system designs have been identified in recent years. The problems are associated with the external low-jitter sampling clock, chip area, timing resolution, or the measurement range via the process voltage temperature (PVT) variation effect. In this work, there are three proposed approaches and one conventioanl method that improve BIJM systems. For the system level, a proposed real equivalent-signal sampling technique is utilized to clear the requirement of the external low-jitter sampling clock. The proposed Vernier caliper structure is applied to reduce chip area cost for the designated timing resolution. At the circuit level, the proposed auto focus technique eliminates the PVT variation effect for the measurement range. The stepping scan technique is the conventional method that employed to minimize the area cost of counter circuits. All of these techniques were implemented in the 0.35 µm CMOS process. Furthermore, these techniques are successfully verified in 14 ps circuit resolution and a 500*750 µm chip area for the 100-400 MHz measurement range.

  • High-Speed and Ultra-Low-Voltage Divide-by-4/5 Counter for Frequency Synthesizer

    Yu-Lung LO  Wei-Bin YANG  Ting-Sheng CHAO  Kuo-Hsing CHENG  

     
    LETTER-Electronic Circuits

      Vol:
    E92-C No:6
      Page(s):
    890-893

    A high-speed and ultra-low-voltage divide-by-4/5 counter with dynamic floating input D flip-flop (DFIDFF) is presented in this paper. The proposed DFIDFF and control logic gates are merged to reduce effective capacitance of internal and external nodes, and increase the operating speed of divide-by-4/5 counter. The proposed divide-by-4/5 counter is fabricated in a 0.13-µm CMOS process. The measured maximum operating frequency and power consumption of the counter are 600 MHz and 8.35 µW at a 0.5 V supply voltage. HSPICE simulations demonstrate that the proposed counter (divide-by-4) reduces power-delay product (PDP) by 37%, 71%, and 57% from those of the TGFF counter, Yang's counter [1], and the E-TSPC counter [2], respectively.

  • A 50 ns Verify Speed in Resistive Random Access Memory by Using a Write Resistance Tracking Circuit

    Shyh-Shyuan SHEU  Kuo-Hsing CHENG  Yu-Sheng CHEN  Pang-Shiu CHEN  Ming-Jinn TSAI  Yu-Lung LO  

     
    BRIEF PAPER-Integrated Electronics

      Vol:
    E95-C No:6
      Page(s):
    1128-1131

    This paper proposes a write resistance tracking circuit (WRTC) to improve the memory window of HfOx-based resistive memory. With a 50-ns single voltage pulse, the minimal resistance of the high resistance state in the 1-kb array of resistive switching elements can increase from 25 kΩ to 65 kΩ by using the proposed verify circuit. The WRTC uses the transition current detection method based on the feedback of the memory cell to control the write driver. The WRTC achieves distinct bistable resistance states, avoids the occurrence of over-RESET, and enhances the memory window of the RRAM cell.

  • A Fast-Lock DLL with Power-On Reset Circuit

    Kuo-Hsing CHENG  Yu-Lung LO  Shu-Yu JIANG  

     
    PAPER

      Vol:
    E87-A No:9
      Page(s):
    2210-2220

    This paper describes a fast-lock delay-lock loop (DLL) with a power-on reset (POR) circuit. A novel POR circuit and coarse tune (CT) circuit are used to overcome the false locking problems associated with conventional DLL's and offer a faster locking time. The CT circuit is used to control the DLL loop bandwidth to reduce the locking time while maintaining stability and better jitter performance. Moreover, a new voltage-controlled delay line is proposed to reduce dynamic switching power dissipation and noise. An experimental chip is designed and fabricated based on the TSMC 0.35 µm single-poly four-metal CMOS process. From the measurement results, this DLL can operate correctly when the input clock frequency is changed from 100 to 190 MHz and generate equally spaced eight-phase clocks. When the input clock frequencies are 100 MHz and 190 MHz, the measured output clock rms jitter are 12.44 ps and 8.463 ps, respectively. Furthermore, the locking time is less than 43 clock cycles based on the HSPICE simulation results.

  • A Pseudo Fractional-N Clock Generator with 50% Duty Cycle Output

    Wei-Bin YANG  Yu-Lung LO  Ting-Sheng CHAO  

     
    PAPER

      Vol:
    E93-C No:3
      Page(s):
    309-316

    A proposed pseudo fractional-N clock generator with 50% duty cycle output is presented by using the pseudo fractional-N controller for SoC chips and the dynamic frequency scaling applications. The different clock frequencies can be generated with the particular phase combinations of a four-stage voltage-controlled oscillator (VCO). It has been fabricated in a 0.13 µm CMOS technology, and work with a supply voltage of 1.2 V. According to measured results, the frequency range of the proposed pseudo fractional-N clock generator is from 71.4 MHz to 1 GHz and the peak-to-peak jitter is less than 5% of the output period. Duty cycle error rates of the output clock frequencies are from 0.8% to 2% and the measured power dissipation of the pseudo fractional-N controller is 146 µW at 304 MHz.