The search functionality is under construction.

Author Search Result

[Author] Hiroshi TSURUMI(10hit)

1-10hit
  • Broadband and Flexible Receiver Architecture for Software Defined Radio Terminal Using Direct Conversion and Low-IF Principle

    Hiroshi TSURUMI  Hiroshi YOSHIDA  Shoji OTAKA  Hiroshi TANIMOTO  Yasuo SUZUKI  

     
    PAPER

      Vol:
    E83-B No:6
      Page(s):
    1246-1253

    A broadband and flexible receiver architecture is investigated for the handheld software defined radio (SDR). The proposed SDR architecture is based on the direct conversion and low intermediate frequency (low-IF) principle with digital channel filtering, which provides the receiver with flexibility for the multi-standard application. This architecture also enables analog-to-digital converter activating essentially in baseband or low frequency so that the clock jitter, which serves as an important subject in the well-known IF sampling method, can be reduced. Basic performance of the proposed architecture has been confirmed by the experimental model.

  • A Low-Noise Amplifier for WCDMA Terminal with High Tolerance for Leakage Signal from Transmitter

    Ryuichi FUJIMOTO  Gaku TAKEMURA  Masato ISHII  Takehiko TOYODA  Hiroshi TSURUMI  

     
    PAPER

      Vol:
    E91-A No:2
      Page(s):
    521-528

    Since a receiver (RX) and a transmitter (TX) are operated simultaneously in a WCDMA transceiver, noise and intermodulation distortion performances of a low-noise amplifier (LNA) are degraded by a large leakage signal from the TX. The degradation of the distortion due to the large leakage signal from the TX has been reported in some previous works, but to our best knowledge, there are no reports about the degradation of noise figure (NF) in a LNA due to the large leakage signal from the TX. In this paper, a 900-MHz LNA for WCDMA terminal with high tolerance for a leakage signal from the TX is proposed. Suitable designs of an input matching circuit and a trap circuit are adopted to improve the tolerance for the leakage signal from the TX. The LNA using the proposed techniques is fabricated using SiGe-BiCMOS process. The measured degradation of NF due to the leakage signal from the TX is suppressed to only 0.12 dB.

  • Fully Differential Direct-Conversion Receiver for W-CDMA Reducing DC-Offset Variation

    Hiroshi YOSHIDA  Takehiko TOYODA  Ichiro SETO  Ryuichi FUJIMOTO  Osamu WATANABE  Tadashi ARAI  Tetsuro ITAKURA  Hiroshi TSURUMI  

     
    PAPER

      Vol:
    E87-C No:6
      Page(s):
    901-908

    A fully differential direct conversion receiver IC for W-CDMA is presented. The receiver IC consists of an LNA, a quadrature demodulator, low-pass filters (LPFs), and variable gain amplifiers (VGAs). In order to suppress DC offset, which is the most important issue in a direct conversion system, an active harmonic mixer is applied to the quadrature demodulator. Furthermore, a receiving system, including the LNA and an RF filter, adopts a differential architecture to reduce local signal leakage, which generates DC offset. Performance of the entire receiving system was evaluated and DC offset in steady state was measured at only 40 mV. Moreover, DC offset variation at the LNA gain change, which has the largest affect on the receiving performance, was limited to 70 mV, which is less than -10 dB compared to desired signal strength. It was confirmed by computer simulation that the DC offset variation at the LNA gain change did not degrade bit error rate (BER) performance at all.

  • Threshold Controlling Scheme for Adaptive Modulation and Coding System

    Daisuke TAKEDA  Yuk C CHOW  Paul STRAUCH  Hiroshi TSURUMI  

     
    PAPER-Wireless Communication Technologies

      Vol:
    E89-B No:5
      Page(s):
    1598-1604

    Adaptive modulation and coding scheme (AMC) is an effective way to achieve high data rate communication. In AMC system, the key issue is to determine the rule for switching among different Modulation and Coding Schemes (MCSs). In this paper, adaptive threshold controlling scheme for AMC is proposed. The proposed scheme controls switching thresholds according to target block error rate. Simulation results have shown that the throughput performance of the proposed scheme is very close to the performance, which obtained by the optimum SIR thresholds. We also proposed downlink transmission power control (TPC) scheme suitable for AMC. The throughput of the lowest MCS is improved and the tranmission power of the highest MCS can be reduced with the proposed algorithm.

  • System-Level Compensation Approach to Overcome Signal Saturation, DC Offset, and 2nd-Order Nonlinear Distortion in Linear Direct Conversion Receiver

    Hiroshi TSURUMI  Miyuki SOEYA  Hiroshi YOSHIDA  Takafumi YAMAJI  Hiroshi TANIMOTO  Yasuo SUZUKI  

     
    PAPER

      Vol:
    E82-C No:5
      Page(s):
    708-716

    The architecture and control procedure for a direct conversion receiver are investigated for a linear modulation scheme. The proposed design techniques maintain receiver linearity despite various types of signal distortion. The techniques include the fast gain control procedure for receiving a control channel for air interface connection, DC offset canceling in both analog and digital stages, and 2nd-order intermodulation distortion canceling in an analog down-conversion stage. Experimental and computer simulation results on PHS (Personal Handy-phone System) parameters, showed that required linear modulation performance was achieved and thus the applicability of the proposed techniques was demonstrated.

  • Design Study on RF Stage for Miniature PHS Terminal

    Hiroshi TSURUMI  Tadahiko MAEDA  Hiroshi TANIMOTO  Yasuo SUZUKI  Masayuki SAITO  Kunio YOSHIHARA  Kenji ISHIDA  Naotaka UCHITOMI  

     
    PAPER-Active Devices

      Vol:
    E79-C No:5
      Page(s):
    629-635

    A miniature transceiver, including highly integrated MMIC front-end, for 1.9 GHz band personal handy phone system(PHS) has been developed. The terminal, adopting direct conversion transmitter and receiver technology, consists of four high-density RF circuit modules and a digital signal processing LSI with 2.7 V power supply. The four functional modules are a power amplifier, a transmitter,a receiver, and a frequency synthesizer. Each functional module includes one IC chip and passive LCR components connected with solder bumps on module substrate. The experimental miniature PHS handset has been fabricated to verify the design concepts of the miniature transceiver. The total volume of the developed PHS terminal is 60cc, including the 12cc front-end which comprises the four RF functional circuit modules. The air interface connection with the PHS base station simulator has been confirmed.

  • A Direct Conversion Receiver for W-CDMA Reducing Current Consumption to 31 mA

    Hiroshi YOSHIDA  Takehiko TOYODA  Makoto ARAI  Ryuichi FUJIMOTO  Toshiya MITOMO  Masato ISHII  Rui ITO  Tadashi ARAI  Tetsuro ITAKURA  Hiroshi TSURUMI  

     
    LETTER-RF

      Vol:
    E88-C No:6
      Page(s):
    1271-1274

    A direct conversion receiver for W-CDMA, which consumes extremely low power, is presented. The receiver consists of a low-noise amplifier (LNA) IC, a receiver IC and other passive components such as an RF-SAW (Surface Acoustic Wave) filter. The receiver IC includes a quadrature demodulator (QDEM) with a local oscillator (LO) divider, low-pass filters (LPFs) for channel selection, variable gain amplifiers (VGAs) with dynamic range of 80 dB, and a fractional-N synthesizer. The power consumption for the entire receiver chain was only 30.8 mA at supply voltage of 2.7 V.

  • Soft-Prioritization Based System Selection Strategy for Software Defined Radio

    Tomoya TANDAI  Toshihisa NABETANI  Kiyoshi TOSHIMITSU  Hiroshi TSURUMI  

     
    PAPER

      Vol:
    E88-B No:11
      Page(s):
    4176-4185

    The next-generation wireless networks will bring users with Software Defined Radio (SDR) terminals seamless mobility and ubiquitous computing through heterogeneous networks. This paper proposes a soft-prioritization based system selection algorithm performed by SDR terminal and investigates the effectiveness of the soft-prioritization based system selection by using a concrete simulation model. To maximize the quality of service (QoS), wireless communication systems are prioritized on the basis of criteria for system selection such as data rate, channel quality and cost, and should be dynamically changed. However, frequent inter-system handovers based on hard-prioritization are undesirable in view of interrupting and dropping, particularly for real-time traffic and managing channel capacities. Wireless communication systems are softly prioritized in the soft-prioritization based system selection algorithm, and therefore inter-system handovers between systems with the same priority aren't initiated. To elucidate the validity of the soft-prioritization based system selection algorithm, a system simulation model consisting of five wireless communication systems is employed. Simulation results confirm that the soft-prioritization system selection algorithm offers higher performance in terms of the number of inter-system handovers and throughput of best effort traffic.

  • A Single-Chip 8-Band CMOS Transceiver for 3G Cellular Systems with Digital Interface

    Hiroshi YOSHIDA  Takehiko TOYODA  Hiroshi TSURUMI  Nobuyuki ITOH  

     
    PAPER

      Vol:
    E93-A No:2
      Page(s):
    375-381

    In this paper, a single-chip dual-mode 8-band 130 nm CMOS transceiver including A/D/A converters and digital filters with 312 MHz LVDS interface is presented. For a transmitter chain, linear direct quadrature modulation architecture is introduced for both W-CDMA/HSDPA (High Speed Uplink Packet Access) and for GSM/EDGE. Analog baseband LPFs and quadrature modulators are commonly used both for GSM and for EDGE. For a direct conversion receiver chain, ABB (Analog Base-Band) blocks, i.e., LPFs and VGAs, delta-sigma A/D converters, and FIR filters are commonly used for W-CDMA/HSDPA (High Speed Downlink Packet Access) and GSM/EDGE to reduce chip area. Their characteristics can be reconfigured by register-based control sequence. The receiver chain also includes high-speed DC offset cancellers both in analog and in digital stage, and the self-contained AGC controller, whose parameters such as time constant are programmable to be free from DBB (Digital Base-Band) control. The transceiver also includes wide-range VCOs and fractional PLLs, an LVDS driver and receiver for high-speed digital interface of 312 MHz. Measured results reveal that the transceiver satisfies 3GPP specifications for W-CDMA/HSPA (High Speed Packet Access) and GSM/EDGE.

  • 1.9 GHz Si Direct Conversion Receiver IC for QPSK Modulation Systems

    Chikau TAKAHASHI  Ryuichi FUJIMOTO  Satoshi ARAI  Tetsuro ITAKURA  Takashi UENO  Hiroshi TSURUMI  Hiroshi TANIMOTO  Shuji WATANABE  Kenji HIRAKAWA  

     
    PAPER-Active Devices

      Vol:
    E79-C No:5
      Page(s):
    644-649

    A 1.9GHz direct conversion receiver(DCR) chip which integrates an LNA, I/Q mixers(MIX), active lowpass filters(LDF) and variable gain amplifiers(VGA) was fabricated. Because the DCR for QPSK modulation systems is sensitive to the 2nd-order nonlinearity, linearization techniques are adopted in MIX and LPF. The DCR chip was fabricated using a BiCMOS process, and the die size is 5.1 mm by 5.1mm. The chip can operate from 2.7 V supply voltage and consumes 165mW when all the functions are activated. Suppression of local signal radiation and the 2nd-order distortion indicate the feasibility of Si-based DCR for QPSK modulation systems such as PHS.